| Name: | Student No.: |
|-------|--------------|
|-------|--------------|

## COMP30660 In-class Quiz

October 2016

1) In a number system that is base *n* with digits 0,1,2,3,...,W,X,Y, what is the representation for the number *n*?

\_\_\_\_\_

2) An example MAC address represented in hex is 54:88:0e:0e:7d:49. How many unique device addresses can this format support?

- 3) What higher level operation is enabled by a shift register?
  - a) Addition
  - b) Subtraction
  - c) Multiplication
  - d) Division
  - e) Both a and b
  - f) Both c and d.
- 4) Write down the logical expressions for S and  $C_{\text{OUT}}$  in the circuit below.



5) Name three different types of register in a CPU.

i.

ii.

iii.

| 6)                                                                                                                           | The width of the address bus determines the amount of data that can be fetched in a single cycle:                                                        |                    |                     |                          |  |  |
|------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------------|--------------------------|--|--|
|                                                                                                                              | True                                                                                                                                                     |                    | False               |                          |  |  |
| 7)                                                                                                                           | The width of the CPU:                                                                                                                                    | the data bus dete  | rmines the amount   | of memory addressable by |  |  |
|                                                                                                                              | True                                                                                                                                                     |                    | False               |                          |  |  |
| 8)                                                                                                                           | Name the thr                                                                                                                                             | ee forms of locali | ty that cause cachi | ng to be effective:      |  |  |
|                                                                                                                              | i                                                                                                                                                        | ii                 | iii                 |                          |  |  |
| 9)                                                                                                                           | <ul> <li>Caching has become more important in recent years because memory access<br/>times are increasing faster than CPU speeds can keep up.</li> </ul> |                    |                     |                          |  |  |
|                                                                                                                              | True                                                                                                                                                     |                    | False               |                          |  |  |
| 10)The original Pentium 4 processor had a four-way set associative L1 data cache of 8 KB in size, with 64-byte cache blocks. |                                                                                                                                                          |                    |                     |                          |  |  |
|                                                                                                                              | a) Thus,                                                                                                                                                 | how many blocks    | (lines) were there  | in the cache?            |  |  |
|                                                                                                                              | b) How m                                                                                                                                                 | nany bytes could   | be stored in the ca | che altogether?          |  |  |